Low-Voltage Low-Power Controllable Preamplifier for Electret Microphones

Albert C. van der Woerd and Wouter A. Serdijn

Abstract—A low-voltage low-power analog controllable preamplifier for electret microphones is presented. It has been designed for a single supply voltage of 1.0 V, whereas its average power consumption amounts to some tens of microwatts. A dc current controls its gain directly into decibels. The design meets specifications (listed in Section I) concerning accuracy, bandwidth, noise properties, etc., suitable for most applications in portable telephone equipment, portable transceivers, hearing aids, etc. Much attention has been paid to the dynamic range of the input signal, noise, and offset properties. The circuit has been realized in a semi-custom IC process. Simulation and measurement data of the most important properties are presented.

I. INTRODUCTION AND SPECIFICATIONS

During the last decade analog circuits operating at extremely low supply voltages and consuming minimal power have gained much interest. Typical application areas are portable transceivers, portable telephone equipment, and hearing aids. This paper describes the design of a low-voltage/low-power preamplifier for electret microphones, whose gain can be controlled by an analog current. It can operate with a single supply source of 1.0 V, whereas its average power consumption has been minimized. A typical practical problem in the application areas is the large dynamic range of the acoustic input signals. Typical sound pressure levels are between 57 dB (SPL) and 105 dB (SPL) corresponding to typical microphone voltages of \( \approx 300 \mu V_{max} \) and \( \approx 75 \ mV_{max} \) over 3.5 kΩ, respectively. Therefore, much attention has been paid to the input capability of the amplifier and its noise properties. To restrict harmonic distortion, the input and output signals of the amplifier operate at current level. Hence, the output of the microphone is short-circuited and the sensed current (varying from \( \approx 86 \ nA_{rms} \) to \( \approx 21.5 \ \mu A_{rms} \)) is amplified, whereas the output delivers a signal current of 1 \( \mu A_{peak} \) after any gain correction.

A. Further Specifications

- Bandwidth: 100 Hz to 10 kHz
- THD (1 kHz): \(<7\% \ (maximum \ output)\)
- Control range: 48 dB
- Control resolution: \(<1.5 \ dB\)
- Control curve: Exponential
- Equivalent input noise: Below the limits shown in Fig. 1.

B. Process Choice

As the exponential relationship between the collector current and the base–emitter voltage in bipolar devices offers a great advantage in the present design (Section II), a bipolar process has been chosen. The ultimate circuit has been realized in a standard semi-custom process. Only two transistor types are used: a small n-p-n and a lateral p-n-p.

II. CHOICE OF THE BASIC CIRCUIT CONFIGURATION

A. General; Choice of the Values of the Reference Sources

The most commonly employed principle for controllable amplifiers is known as the OTA principle. However, it shows an overwhelming drawback in low-power circuits, because large input signals modulate the control quantity. Hence, linearity is conflicting with power efficiency. Well-known linearization techniques [1] result in complicated and critical circuits. Fig. 2 depicts a totally different solution, where this basic nonlinearity is absent. The amplifier contains a gain-controlled current mirror with the transistors and \( Q_1 \) and \( Q_2 \) and the additional current amplifier \( A_i \), whereas \( Q_3-Q_6 \) deliver the correct value of \( I_C(Q_1) \) so that \( I_C(Q_2)/I_C(Q_1) = I_C/I_C \) at any gain. Its current gain amounts to

\[
\ln |I_C/I_C| = (V_1 - V_2)/V_T
\]

or

\[
20 \log |I_C/I_C| \approx 334 (V_1 - V_2) \ [dB]
\]

where \( V_1 - V_2 \) is the control voltage. The control quantity and the input signal are independent now. In the present case \( I_C \) varies 48 dB, whereas \( I_C \) is constant. Hence, for offset and efficiency reasons \( V_1 \) should be chosen constant and \( V_2 \) the
controlling quantity. (Note that the gain in decibels is inversely proportional to \( V_1 - V_2 \)) \( I_c(Q_2) \) only has large values at large input signals, whereas \( I_c(Q_2) \) remains small. Hence, the configuration is superior with respect to its average efficiency. As the maximal output signal current is 1 \( \mu \text{A}_{\text{peak}} \), \( I_c(Q_2) \) has been chosen to be 1.5 \( \mu \text{A} \). The gain range follows from the limits of \( I_c \); from \(-29.6 \text{ dB} \) up to \(+18.3 \text{ dB} \), resulting in a voltage sweep \( V_1 - V_2 \approx 144 \text{ mV} \). \( V_1 \) has been chosen to be 65 mV (Section III) so that \( V_2 \) must be variable from \( \approx 10 \) to \( \approx 154 \text{ mV} \). \( V_1 \) and \( V_2 \) should preferably be PTAT, so that the gain is temperature independent. The extra current amplifier \( A_1 \) lowers the input resistance of \( Q_1 \) with a factor \( A_1 > 1000 \), so that the source is perfectly short-circuited at any control position.

B. Noise Properties (Circuit in Fig. 2)

If \( I_{\text{bias}} \) and \( A_1 \) are supposed to give negligible noise contribution, total equivalent rms input noise voltage yields, after some calculation

\[
V_{n(t)}(\text{rms}) = \left(2kT\left(1/g_m + R_s^2g_m(1/N + 1/N^2)\right)\right)\Delta f^{1/2}
\]

where \( g_m \) is the transconductance of \( Q_2 \), \( \Delta f \) is the bandwidth, and \( N \) is the gain. After substitution of some values and insertion of them into Fig. 1 (shades), we observe that there is a wide margin between the desired and the calculated noise, lowering the demands for additional noise caused by \( A_1 \) and \( I_{\text{bias}} \).

C. Offset Calculation

Disregarding the effects of mismatch the offset current in Fig. 2 yields

\[
I_{os} = I_{\text{bias}} \left[1 - \frac{N}{\left(1 + 2 \times h_{FE}\right)}\frac{N + (1 + N)}{h_{FE}}\right]
\]

In the applied process \( h_{FE} \) (min) and \( h_{FE} \) (min) are 15 and 70, resulting in maximum offset currents of \( I_{os} = 0.39I_{\text{bias}} \) (at minimum gain) and 0.13 \( I_{\text{bias}} \) (at maximum gain).

As these values are too large, the offset properties must be improved. This will be effectuated by offset feedback and offset compensation (Section III).

III. THE COMPLETE CIRCUIT

Fig. 3 depicts the complete circuit including offset reduction, the implementation of \( A_1 \), and the reference sources.

A. Offset Reduction

Offset feedback is effectuated by copying \( I_c \), by \( Q_{11} \) and feeding it back via a low-pass filter (\( C_1, R_1 \)). The dynamic behavior can easily be calculated with the aid of the simplified diagram of Fig. 4. The results is

\[
I_o/I_s = \frac{\left[N/(1 + NM)\right]}{\left(sR_cC_s(1 + sR_cC_s)\right)} \frac{1}{\left(1 + sR_cC_s/(1 + NM)\right)} \frac{1}{\left(1 + sR_sC_s\right)}.
\]

The transfer shows two zeros and two poles \( p_{1,2} \). A reasonable choice for the frequencies of both poles is \( f(p_1) = f(p_2) = 50 \text{ Hz} \) at maximum gain (\( N = 8.2 \)). Taking other design qualities into account, good choices for \( C_1, R_1, C_s \), and the scaling factor \( M \) are \( 1 \mu \text{F}, 500 \text{ k}\Omega, 100 \text{ nF} \), and 2, respectively.

The offset feedback is only effective if the loop gain

\[ M \cdot N > 1 \] (hence at gain levels \( |N| > 1/2 \)). At lower values we resort to offset compensation. The offset caused by the p-n-p mirror \( Q_3, Q_6 \) can be coped with by adding an extra current mirror \( Q_{12}, Q_{13} \), so that the collector currents of \( Q_2 \) and \( Q_1 \) are derived from identical sources. This modification has been inserted in Fig. 3.

B. The Extra Current Amplifier (\( A_1 \))

A simple solution is found in a cascade of two CE stages \( Q_9 \) and \( Q_{10} \) in Fig. 3. The added current gain then amounts to \( 10^2 \), which exceeds the demand. Two RC compensation networks from the bases of \( Q_3 \) and \( Q_4 \) to ground accomplish stable operation in all circumstances.

C. The Voltage and Current Sources

As \( I_c(Q_2) \) is constant and small, \( V_2 \) is allowed to be rather high-ohmic. However, to prevent extra distortion, \( V_2 \) must be low-ohmic. Although very low-ohmic sources can easily be designed, the loose distortion demands make the simple solutions in Fig. 3 feasible. \( V_2 \) is realized by a current-fed resistor, whereas for \( V_1 \) a saturated transistor with "forced beta" is used \( (Q_8) \). \( V_1 \) is a PTAT voltage, independent of \( I_c(Q_2) \) provided that \( I_{c1}/I_{c2} \) is kept constant (\( = 5 \)), accomplished by the current mirror \( Q_5, Q_7 \) in Fig. 3) and that the collector bulk resistance can be disregarded (large transistor) \([2]\). In the applied transistor process \( V_{os} = 65 \text{ mV} \) at \( I_{c1}/I_{c2} = 5 \). The output resistance appears to be in the order of \( 1/g_m(Q_2) \). This is low enough to prevent excessive distortion. As the emitter current of \( Q_1 \) equals the collector current of \( Q_6 \), this solution hardly needs extra supply current. To restrict additional noise, bias currents are derived from the central bias current \( I_{bias} = 4.5 \mu \text{A} \) by down-scaling. The control current varies from 4 to 64 \muA, yielding the desired limits of \( V_2 (10-154 \text{ mV}) \). Because
the circuit containing \( Q_1, Q_6, Q_7, \) and \( Q_8 \) has a second stable biasing condition, where all currents are zero, a starting current \( (I_{\text{start}}=1 \text{ nA}) \) has to be added (dashed in Fig. 3).

IV. SPICE SIMULATIONS AND MEASUREMENT RESULTS WITH A SEMI-CUSTOM CHIP

A. Frequency Transfers as a Function of the Control Current (Fig. 5) (Gain Step: 3 dB)

At any controlled gain the bandwidth is sufficiently large. Deviations between simulated and measured values at higher frequencies are probably caused by inadequate high-frequency characterization of the employed transistor models at very low bias currents.

B. Simulated and Measured Offset

Fig. 6 depicts the simulated and measured output offset current as a function of the controlled gain. As shown, the offset remains below 2% of \( I_o \) (peak).

C. Simulated Input Noise Spectra; Measured Output Noise and Distortion

The spectra of the equivalent input noise voltage versus gain are shown in Fig. 7. The rms input noise voltages calculated
from these curves are shown in Fig. 8 (redrawn from Fig. 1). Fig. 9(a) through (c) shows the measured output spectra with a 1-kHz input signal at maximum output and three gain positions: 0, 24, and 48 dB. The noise floors (only at 24 and 48 dB, the noise at 0-dB gain was not measurable) have been converted into equivalent input voltages and added to Fig. 8. THD remains below 7% in all cases.

D. Supply Current

The supply current (including the control current) varies from 17.5 μA at maximal gain to 164 μA at minimal gain. Because the amplifier will hardly ever be used at minimal gain, the average power consumption will be small in practice (some tens of microwatts).

V. CONCLUSIONS

A controllable preamplifier for electret microphones has been presented. The amplifier is biased with a single supply voltage of 1 V. Its gain control is effectuated with a dc current directly into decibels. The amplifier operates at current level and can handle very large input signals, whereas the average power consumption remains small. Its dynamic range and linearity meet most common specifications in the production areas of hand-carried equipment, hearing aids, etc.

REFERENCES
